#### **CENG3420**

# Lab 3-1: LC-3b Datapath

#### Wei Li

Department of Computer Science and Engineering
The Chinese University of Hong Kong

wli@cse.cuhk.edu.hk

Spring 2020



香港中文大學 The Chinese University of Hong Kong

### Overview

Introduction

Lab3-1 Assignment

Golden Results





### Overview

Introduction

Lab3-1 Assignment

Golden Results





#### The Slides are self-contained? NO!

#### Do please refer to following document:

- ► LC-3b-datapath.pdf
- ► LC-3b-ISA.pdf





#### LC-3b Microarchitecture







### Input of Control Structure (7 bits)

- R: indicate whether memory data is ready (System\_Latches::READY)
- ▶ BEN: indicate whether BR been taken (System\_Latches::BEN)
- ► IR[15:11]: current instruction (System\_Latches::IR)





## Output of Control Structure: (35 bits)

```
48 enum CS_BITS {
       IRD.
      COND1, CONDO,
      J5, J4, J3, J2, J1, J0,
       LD_MAR.
       LD_MDR,
      LD_IR,
      LD_BEN.
       LD_REG,
       LD_CC.
       LD_PC,
       GATE_PC,
       GATE_MDR.
       GATE ALU.
      GATE_MARMUX.
       GATE_SHF,
       PCMUX1. PCMUX0.
       DRMUX,
       SR1MUX,
       ADDR1MUX.
       ADDR2MUX1, ADDR2MUX0,
       MARMUX.
      ALUK1, ALUK0,
       MIO EN.
       R_W.
       DATA_SIZE,
       LSHF1.
       CONTROL_STORE_BITS
   } CS_BITS;
```

- 26 bits to control data path
- ▶ J[5:0], COND[1:0],IRD: generate address of control structure for next clock cycle



### LC-3b Control Structure







### LC-3b Control Structure



# How's Microsequencer Actually Working?







# How's Control Store Actually Implemented?



Finite-State-Machine (FSM)

- States 10, 11 are empty
- 6 bits input enough
- Per state, output 35 bits





# How's Control Store Actually Implemented?



Finite-State-Machine (FSM)

- States 10, 11 are empty
- 6 bits input enough
- Per state, output 35 bits

Hard to implement







#### **Good News!**

- Part of FSM has been provided
- ➤ See file "ucode3"

```
107

108 /***************/

109 /* The control store rom. */

110 /*************/

111 int CONTROL_STORE[CONTROL_STORE_ROWS][CONTROL_STORE_BITS];

112
```





### Overview

Introduction

Lab3-1 Assignment

Golden Results





# Operations in One Clock Cycle

```
In "lc3bsim3-1.c":
void cycle()
    eval_micro_sequencer();
    cycle_memory();
    eval bus drivers();
    drive_bus();
    latch_datapath_values();
    CURRENT_LATCHES = NEXT_LATCHES;
    CYCLE_COUNT++;
```





### Lab3-1 Assignment

- ► Input: CURRENT\_LATCHES
- Output: NEXT\_LATCHES.MICROINSTRUCTION





# Lab3-1 Assignment Tips







## Lab3-1 Assignment Tips (cont.)

#### Some functions may help:

- ► GetCOND()
- ► GetIRD()
- ► GetJ()
- partVal()





### Overview

Introduction

Lab3-1 Assignment

Golden Results





## Assignment Package

- ▶ lc3bsim3-1.c, lc3bsim3-1.h: codes to work on
- ▶ libems3-1.a: library
- ▶ ucode3: FSM
- ► Makefile
- bench: folder with benchmarks

#### Run the simulator:

- 1. make, then binary "lc3bsim3-1" is generated
- 2. ./lc3bsim3-1 ucode3 bench/toupper.cod





# Golden Results - case toupper.cod

#### 1. run 6

```
Simulating for 6 cycles...

MemCycleCnt = 0
MEM_EN = 0, R_W = 0, WE0 = 0, WE1 = 0
MemCycleCnt = 0
MEM_EN = 1, R_W = 0, WE0 = 0, WE1 = 0
MemCycleCnt = 1
MEM_EN = 1, R_W = 0, WE0 = 0, WE1 = 0
MemCycleCnt = 2
MEM_EN = 1, R_W = 0, WE0 = 0, WE1 = 0
MemCycleCnt = 3
MemCycleCnt = 3
MemCycleCnt = 3
MemCycleCnt = 3, R_W = 0, WE0 = 0, WE1 = 0
MemCycleCnt = 4
MemCycleCnt = 4
MemCycleCnt = 4
```





#### 2. rdump

```
Current register/bus values :
Cycle Count : 6
PC
            : 0x3002
           : 0x0000
IR
STATE_NUMBER : 0x0023
BUS
           : 0x0000
MDR : 0xe00f
MAR
    : 0x3000
CCs: N = 0 Z = 1 P = 0
Registers:
0: 0x0000
1: 0x0000
2: 0x0000
3: 0x0000
4: 0x0000
5: 0x0000
6: 0x0000
7: 0x0000
```





#### 3. Go on run 1

```
Simulating for 1 cycles...

MemCycleCnt = 1

MEM_EN = 0, R_W = 0, WE0 = 0, WE1 = 0
```





#### 4. rdump

```
Current register/bus values :
Cycle Count : 7
PC
            : 0x3002
IR
           : 0xe00f
STATE_NUMBER : 0x0020
BUS
           : 0xe00f
MDR : 0xe00f
MAR
    : 0x3000
CCs: N = 0 Z = 1 P = 0
Registers:
0: 0x0000
1: 0x0000
2: 0x0000
3: 0x0000
4: 0x0000
5: 0x0000
6: 0x0000
7: 0x0000
```





#### 5. Go on run 5

```
Simulating for 5 cycles...

MemCycleCnt = 0
MEM_EN = 0, R_W = 0, WE0 = 0, WE1 = 0
MemCycleCnt = 0
MEM_EN = 0, R_W = 0, WE0 = 0, WE1 = 0
MemCycleCnt = 0
MemCycleCnt = 0
Mem_EN = 0, R_W = 0, WE0 = 0, WE1 = 0
MemCycleCnt = 1
MemCycleCnt = 1
MemCycleCnt = 1
```





#### 6. rdump

```
Current register/bus values :
Cycle Count : 12
PC
            : 0x3004
IR
          : 0xe00f
STATE_NUMBER : 0x0021
BUS
           : 0x0000
MDR : 0x0000
MAR
    : 0x3002
CCs: N = 0 Z = 0 P = 1
Registers:
0: 0x3020
1: 0x0000
2: 0x0000
3: 0x0000
4: 0x0000
5: 0x0000
6: 0x0000
7: 0x0000
```





# Thanks. For any question:

byu@cse.cuhk.edu.hk wli@cse.cuhk.edu.hk



